# SiC/Al<sub>4</sub>SiC<sub>4</sub> Based Heterostructure Transistors Simon Forster,\*,†,‡ Didier Chaussende,¶ and Karol Kalna† †Nanoelectronic Devices Computational (NanoDeCo) Group, College of Engineering, Swansea University, Swansea, SA1 8EN, Wales, United Kingdom ‡Univ. Grenoble Alpes, CNRS, Grenoble INP, SIMAP, 38000 Grenoble, France ¶Université Grenoble Alpes, CNRS, Grenoble INP, SIMAP, 38000 Grenoble, France E-mail: \*s.forster.661270@swansea.ac.uk #### Abstract Wide band gap SiC/Al<sub>4</sub>SiC<sub>4</sub> heterostructure transistor with a gate length of 5 $\mu m$ is designed using a ternary carbide of Al<sub>4</sub>SiC<sub>4</sub> and its performance simulated by Silvaco Atlas. The simulations use a mixture of parameters obtained from ensemble Monte Carlo simulations, DFT calculations, and experimental data. The 5 $\mu m$ gate length transistor is then laterally scaled to 2 $\mu m$ and 1 $\mu m$ gate length devices. The 5 $\mu m$ gate length SiC/Al<sub>4</sub>SiC<sub>4</sub> heterostructure transistor delivers a maximum drain current of 168 mA/mm, which increases to 244 mA/mm and 350 mA/mm for gate lengths of 2 $\mu m$ and 1 $\mu m$ , respectively. The device breakdown voltage is 59.0 V which reduces to 31.0 V and to 18.0 V in the scaled 2 $\mu m$ and the 1 $\mu m$ gate length transistors. The scaled down 1 $\mu m$ gate length device switches faster thanks to a higher transconductance of 65.1 mS/mm compared to only 1.69 mS/mm by the 5 $\mu m$ gate length device. Finally, a sub-threshold slope of the scaled devices is 197.3 mV/dec, 97.6 mV/dec, and 96.1 mV/dec for gate lengths of 5 $\mu m$ , 2 $\mu m$ , and 1 $\mu m$ , respectively. **Keywords:** Heterostructure; Ternary Carbide; $Al_4SiC_4$ ; Silvaco; transconductance; Breakdown, HEMT ## Introduction Al<sub>4</sub>SiC<sub>4</sub>, a wide band gap (WBG) ternary carbide semiconductor material, has attracted a great deal of interest from the electronics industry over the past few decades, due to its emerging semiconductor properties, a departure from its previous classification as a ceramic material. <sup>1,2</sup> Although Al<sub>4</sub>SiC<sub>4</sub> was first predicted as having a band gap of only 1.05 eV,<sup>3</sup> the band gap has been revised in previous publications to be 2.78 eV.<sup>4</sup> This has led to Al<sub>4</sub>SiC<sub>4</sub> being classified as a wide band gap semiconductor, with a band gap close to that of, for instance, 3C-SiC and thus potentially addressing similar fields of applications. Other material properties of significance include superior oxidation resistance, <sup>5,6</sup> superior wear resistance, low weight, high strength, and high thermal conductivity. <sup>7</sup> These material properties mean that Al<sub>4</sub>SiC<sub>4</sub> could became a very useful and versatile material in applications for optoelectronic and power electronic applications. Al<sub>4</sub>SiC<sub>4</sub> might have many potential applications as a WBG semiconductor material if we are able to synthesize it in large enough crystals. As Al<sub>4</sub>SiC<sub>4</sub> has a smaller band gap of 2.78 eV than a SiC band gap of 3.4 eV, this ternary semiconductor might be used to design carbide heterostructures, carbide heterojunctions, or carbide quantum well devices such as a SiC/Al<sub>4</sub>SiC<sub>4</sub> heterostructure transistor. The density of interface states between Al<sub>4</sub>SiC<sub>4</sub>s and SiC might be reduced when compared to the density of the interface states between oxide based dielectric layers and SiC<sup>8</sup> due to the close matching of the lattice constants between the two materials. These heterostructure SiC/Al<sub>4</sub>SiC<sub>4</sub> transistors could compete with such devices as a lateral SiC LD MOSFETs and AlGaN/GaN HEMTs<sup>9</sup> in high energy efficiency applications.<sup>10</sup> The heterostructure SiC/Al<sub>4</sub>SiC<sub>4</sub>/SiC material system can allow to tailor the lowest electron ground state and the highest hole ground state in the Al<sub>4</sub>SiC<sub>4</sub> quantum well within the conduction and valence band offsets determined by the two band gaps of the two components of 2.78 eV and 3.4 eV by adjusting the width of the quantum well. Opto-electronic applications of Al<sub>4</sub>SiC<sub>4</sub> could take advantage of its very distinct bandgap which might pro- duce light with a wavelength of around 446 nm (blue light) based on a bandgap of 2.78 eV<sup>4</sup> where it could compete with GaN<sup>11</sup> based LEDs. The light absorption of Al<sub>4</sub>SiC<sub>4</sub> around the blue light spectrum could have a potential to be used in photovoltaics as thin films and as photo-electro-chemical water splitting as the high-energy light absorber. Al<sub>4</sub>SiC<sub>4</sub> also has a potential to work as an X-ray detector where it could either replace the SiC X-ray detectors <sup>12</sup> or work in parallel with them, due to its high tolerance to radiation and ability to absorb at a different energy value to that of SiC. On top of these applications, Al<sub>4</sub>SiC<sub>4</sub> is compatible with the 4H-SiC or the 6H-SiC technology by having a close crystal lattice constant and by having a chemical compatibility with 4H-SiC and 6H-SiC giving way to many SiC/Al<sub>4</sub>SiC<sub>4</sub> heterostructure or quantum well based devices such as heterostructure transistors or LEDs. In this work, we have employed a commercial TCAD Silvaco software by using two-dimensional (2D) Atlas simulations to foresee device characteristics of a SiC/Al<sub>4</sub>SiC<sub>4</sub> heterostructure transistors for the first time. The device simulations use a combination of material properties of Al<sub>4</sub>SiC<sub>4</sub> obtained from physically based simulations and calculations $^{4,13}$ along with other published material properties. $^{14}$ Where the material properties are unknown, we use the material properties of 4H-SiC as the closest material system. $^{15}$ The initial device architecture is designed with a gate length of 5 $\mu$ m to meet requirements of power applications. The initial architecture is then scaled down to gate lengths of 2 $\mu$ m and 1 $\mu$ m in order to access the device potential to increase its performance by scaling, mainly to increase the switching speed by increasing transconductance. $^{16}$ We have enlisted a conventional HEMT-like design $^{9}$ with a 4H-SiC layer on the top of an Al<sub>4</sub>SiC<sub>4</sub> buffer layer in order to promote a creation of the 2-D electron gas (2DEG) at the interface between the two materials. The transistor characteristics that are investigated are DC current-voltage (I-V) characteristics, transconductance, device breakdown, and a comparison between three devices scaled laterally. Figure 1: Cross-section of the SiC/Al<sub>4</sub>SiC<sub>4</sub> heterostructure transistor designed for power applications with see device dimensions summarised in Table 1. The concentration of n-type doped 4H-SiC layer is $2.5 \times 10^{18} \,\mathrm{cm}^{-3}$ and the p-type doped part of the 4H-SiC layer is $1.0 \times 10^{16} \,\mathrm{cm}^{-3}$ . ## **Transistor Simulations** Transistor simulations have been run in a commercial TCAD Silvaco software where a transistor heterostructure was designed considering a Al<sub>4</sub>SiC<sub>4</sub> 3 $\mu$ m buffer layer topped with a partially n-type doped 4H-SiC layer and a Shottky metal gate. The heterostructure device was modeled with a $V_D$ ranging from 1 – 40 V. #### Device Structure A cross-section of the SiC/Al<sub>4</sub>SiC<sub>4</sub> heterostructure transistor aiming for power applications is illustrated in Figure 1. The device heterostructure, which has been optimised for a large channel electron density, comprises of a thin layer of n-type doped 4H-SiC with a concentration of $2.5 \times 10^{18}$ cm<sup>-3</sup>, on the top of a p-type doped Al<sub>4</sub>SiC<sub>4</sub> buffer with a concentration of $1 \times 10^{16}$ cm<sup>-3</sup>. The purpose of the thin layer of n-type doped SiC is to provide supply of carriers into the device channel which occurs at the interface between the SiC and Table 1: Corresponding dimensions of the scaled heterostructure transistors schematically shown in Figure 1. Note that $L_S$ and $L_D$ dimensions are assumed to be a large enough to make good Ohmic contacts. All the dimensions are given in nanometers. | Dimensions (nm) | Gate length (nm) | | | |------------------------------------------|------------------|------|------| | Difficultions (IIII) | 5000 | 2000 | 1000 | | Source-to-gate spacer $(L_{SG})$ | 2500 | 1000 | 500 | | Gate-to-drain spacer $(L_{GD})$ | 2500 | 1000 | 500 | | SiC layer thickness $(T_C)$ | 20 | 20 | 20 | | $n$ -type doping depth in SiC $(T_{C1})$ | 10 | 10 | 10 | | $Al_4SiC_4$ thickness as buffer $(T_B)$ | 3000 | 3000 | 3000 | | Source depth $(T_S)$ | 25 | 25 | 25 | | Gate height $(T_G)$ | 5 | 5 | 5 | | Drain depth $(T_D)$ | 25 | 25 | 25 | the Al<sub>4</sub>SiC<sub>4</sub>. Figure 2 illustrates that the increasing electron sheet density as a function of n-type doping concentration in the thin layer of 4H-SiC (see Figure 1) starts to saturate from a concentration of about $2.5 \times 10^{18} \,\mathrm{cm}^{-3}$ . Therefore, we choose this n-type doping concentration as sufficient to provide the large electron sheet density in the device channel considering also technological difficulties to implant a very large n-type doping concentration into a 4H-SiC layer. The SiC/Al<sub>4</sub>SiC<sub>4</sub> heterostructure device has a gate length of 5 $\mu$ m, a channel length from source-to-drain of 10 $\mu$ m, a source-to-gate distance of 2.5 $\mu$ m and a gate-to-drain distance of 2.5 $\mu$ m. The thickness of the layers is fixed to 20 nm for SiC and to 3 $\mu$ m for Al<sub>4</sub>SiC<sub>4</sub>. The initial 5 $\mu$ m gate length SiC/Al<sub>4</sub>SiC<sub>4</sub> heterostructure transistor is laterally scaled to gate lengths of 2 $\mu$ m (4 $\mu$ m channel length from the source to the drain) and 1 $\mu$ m (2 $\mu$ m channel length from the source to the drain). The source-to-gate and the gate-to-drain dimensions are scaled to 1 $\mu$ m for the 2 $\mu$ m gate length device and to 0.5 $\mu$ m for the 1 $\mu$ m gate length, see Table 1. Figure 2: Electron sheet density in the $SiC/Al_4SiC_4$ device heterostructure as a function of the n-type concentration in the bottom of the SiC layer as illustrated in Figure 1. ### Device Model All simulations are carried out with the 2D TCAD Software Silvaco V5.26.1.R by Silvaco using a 2D drift-diffusion transport model with field dependent mobility model <sup>17</sup> and Auger recombination <sup>17</sup> simulating both holes and electrons. The solution technique that is used in the simulations is the combined Gummel-Newton algorithm. The material parameters for Al<sub>4</sub>SiC<sub>4</sub> are summarized in Table 2. We also assume a very low interface density of states between SiC/Al<sub>4</sub>SiC<sub>4</sub>. ## Scaled SiC/Al<sub>4</sub>SiC<sub>4</sub> Heterostructure Transistors The $I_D - V_G$ (transfer) characteristics of each heterostructure transistor are simulated for a gate bias $(V_G)$ from 0 V to 20 V, and for the drain bias $(V_D)$ from 1 V to 40 V as depicted in Figures 3-5. When $V_D$ is increased, the drain current starts to saturate due to a limitation of the maximum electron density in the channel which is determined by the conduction band offset as seen in Figures 6-8. The drain current saturation exhibits itself as inability to Table 2: $Al_4SiC_4$ material parameters considered in the simulations of heterostructure transistors. The electron mobility is extracted from an ensemble Monte Carlo simulations <sup>13</sup> at an applied electric field of 0.01 kV/cm. | Parameter (unit) | Value | |----------------------------------------------------------|----------------------------------| | Electron mobility (cm <sup>2</sup> /Vs) | 242.5 a | | Electron saturation velocity (cm/s) | $8 \times 10^{6} \text{ a}$ | | Bang gap at 300°C (eV) | 2.78 a | | Permittivity | 8.32 b | | Affinity (eV) | 3.546 a | | Conduction band effective | | | density of states at $300^{\circ}$ C (cm <sup>-3</sup> ) | $7.887 \times 10^{19} \text{ a}$ | | Valence band effective | | | density of states at $300^{\circ}$ C (cm <sup>-3</sup> ) | $1.2 \times 10^{19} \text{ a}$ | | Electron recombination coefficient (cm $^6$ s $^{-1}$ ) | $5 \times 10^{-31} \text{ c}$ | | Hole recombination coefficient (cm $^6$ s $^{-1}$ ) | $2 \times 10^{-31} \text{ c}$ | <sup>&</sup>lt;sup>a</sup>Obtained from Ref. <sup>13</sup> $^{\mathrm{c}}\mathrm{Ref.^{18}}$ substantially increase saturation current at higher $V_D$ (between 15 V to 40 V). The $I_D - V_G$ characteristics show a linear region, an on-set of the saturation, a saturation region. At $V_D$ =40 V, the complete drain current saturation occurs determining the maximum drain current. The scaled transistors can deliver at approximately 168 mA/mm, 244 mA/mm, and 350 mA/mm for gate lengths of 5 $\mu$ m, 2 $\mu$ m, and 1 $\mu$ m, respectively. The decrease in the maximum drain current in the devices is due to the distance between the source and the drain. The larger is the source-to-drain distance the larger is resistance limiting the maximum drain current. A slight decline in the drain current saturation region of its slope in the 5 $\mu$ m gate length transistor is caused by the Fermi level being very close to the edge of the conduction band. This allows electrons to be able to escape from the channel into the surrounding layers reducing the electron density in the channel and therefore impacting on the current. The maximum drain current of 168 mA/mm (110 mA/mm) from the 5 $\mu$ m gate length SiC/Al<sub>4</sub>SiC<sub>4</sub> heterostructure transistor is just 40% (45%) lower than the maximum drain current of 240 mA/mm (200 mA/mm) delivered by a 4H-SiC vertically diffused metal oxide <sup>&</sup>lt;sup>b</sup>Ref. <sup>14</sup> Figure 3: Drain current vs. gate bias $(I_D - V_G)$ characteristics at indicated drain biases $(V_D)$ for the 5 $\mu$ m gate length SiC/Al<sub>4</sub>SiC<sub>4</sub> heterostructure transistor. semiconductor field effect transistor (VDMOSFET) with a channel length of 6 $\mu$ m<sup>19</sup> at a gate voltage of 10 V (10 V) and a drain voltage of 20 V (10 V), respectively. The metal-gate workfunction that is used in the simulations is assumed to be 3.9 eV. The 3.9 eV metal workfunction on the gate can be achieved by using various metals like (116) Nb (a workfunction of 3.95 eV<sup>20</sup>), Mn (a workfunction is 3.95 eV<sup>21</sup>), or Ti<sub>30</sub>Al<sub>70</sub>/Ti<sub>20</sub>Al<sub>80</sub> (a workfunction of 3.95 eV<sup>22</sup>/3.97 eV<sup>22</sup>). The threshold voltage is determined from the drain current-gate voltage ( $I_D - V_G$ ) characteristics at a large fixed drain voltage ( $V_D$ ) where a linear fit is taken against the linear region. The threshold voltage is found to be 71.0 mV, 28.3 mV, and 28.3 mV for the 5 $\mu$ m, 2 $\mu$ m, and 1 $\mu$ m gate length transistors, respectively. This decrease in threshold voltage is caused by an increase in electron density during the scaling. The sub-threshold slope has been extracted from the $I_D - V_G$ characteristics on a semi-logarithmic scale by fitting a linear line at a low drain bias of $V_D = 5$ V. The sub-threshold slope is 197.3 mV/dec, 97.6 mV/dec, and 96.1 mV/dec for devices with gate lengths of 5 $\mu$ m, 2 $\mu$ m, and 1 $\mu$ m, respectively, all of which are much larger than the ideal sub-threshold slope of 60 mV/dec. <sup>23,24</sup> Figure 4: Drain current vs. gate bias $(I_D - V_G)$ characteristics at indicated drain biases $(V_D)$ for the scaled SiC/Al<sub>4</sub>SiC<sub>4</sub> heterostructure transistor with the 2 $\mu$ m gate length. Figures 6 to 8 show the conduction and valence band profiles with overlap of the electron concentrations at device off and on operating conditions. When the device is in the off-state, the Fermi level is located between the conduction band and the valence band. When in the on-state, the Fermi level shifts up so that the level is located within the conduction band of the device and the electron concentration increases by a factor of six creating a 2DEG at the interface between 4H-SiC and Al<sub>4</sub>SiC<sub>4</sub> due to a bandgap offset of 350meV between the two semiconductors. Breakdown of the devices is determined from simulated $I_D - V_D$ characteristics seen in Figures 9-10 when the transistors are off. The bias at which the device breaks down becomes smaller as the gate length decreases from 59.0 V at the 5 $\mu$ m gate length to 31.0 V for the gate length of 2 $\mu$ m, and to 18.0 V for the gate length of 1 $\mu$ m. The 5 $\mu$ m gate length heterostructure transistor exhibits a non-equilibrium stage between holes and electrons in a form of a kink<sup>25</sup> in its $I_D - V_D$ characteristics at approximately 35 V followed by the device breakdown at 59.0 V. The kink and the device breakdown voltage, when the drain current sharply rises, is presented in Figure 9. A similar kink is seen in the Figure 5: Drain current vs. gate bias $(I_D - V_G)$ characteristics at indicated drain biases $(V_D)$ for the scaled SiC/Al<sub>4</sub>SiC<sub>4</sub> heterostructure transistor with the 1 $\mu$ m gate length. $2 \mu \text{m}$ gate length heterostructure transistor where a sharp rise occurs at approximately 25 V followed by the device breakdown at 31.0 V as shown in Figure 10. Figure 11 illustrates that no kinks occur in the smallest device where the breakdown voltage is only 18.0 V. Finally, a good figure of merit for semiconductor transistors is a transconductance which relates the current through an output to the voltage across the input of a device. <sup>26</sup> The transconductance indicates what will be the switching speed of a device and how quickly a signal can be transmitted through the device. The higher the transconductance the better the performance of a device. Therefore, we extract transconductance at a low drain bias of 2.5 V and a high drain bias of 30 V in order to ascertain how well the device will be performing in a switching operation. As the device gate length decreases, the transconductance increases from 1.25 mS/mm (1.69 mS/mm) to 31.90 mS/mm (36.5 mS/mm) and 59.3 mS/mm (65.1 mS/mm) at a low drain bias of 2.5 V (at a high drain bias of 30 V) as summarized in Table 3 and, in turn, the switching speed of the device will improve. This increase in the switching speed is mainly govern by a capacitance between the gate and the channel. As the gate dimension become smaller, the smaller the gate-to-channel capacitance Figure 6: Conduction and valence band profiles (left) overlapped with electron density (right) across the middle of the 5 $\mu$ m gate length device in an off-state with zero bias applied (a), and in an on-state at $V_D$ =5 V and $V_G$ =1 V (b). and thus faster the switching. The decline of the transconductance in the 1 $\mu$ m gate length transistor at the high drain bias of 30 V is caused by a kink at around 13 V at a drain bias of 30 V, detectable in the $I_D - V_G$ characteristics shown in Figure 5. The kink separates two transport regimes in the transistor operation. The first transport regime is a standard electron accumulation in the channel giving a linear regime of the $I_D - V_G$ characteristics. The second transport regime occurs when an additional channel is created by electrons spilling into a conduction band minimum in the SiC layer (see the conduction band in the SiC layer in Figure 8(b)). The maximum drain currents and the transconductance of scaled SiC/Al<sub>4</sub>SiC<sub>4</sub> HEMTs can be compared with the typical performance of AlGaN/GaN HEMTs<sup>27</sup> despite these two transistor technologies aim for different application areas. <sup>10</sup> The first 1.5 $\mu$ m gate length Al<sub>0.15</sub>Ga<sub>0.85</sub>N/GaN HEMTs delivered maximum drain currents of 150 – 400 mA/mm and a transconductance up to 140 mS/mm. <sup>28</sup> The HEMT heterostructure optimisation led to a maximum drain current of 500 mA/mm and a transconductance of 160 mS/mm by the 1.0 $\mu$ m gate length Al<sub>0.15</sub>Ga<sub>0.85</sub>N/GaN HEMT. <sup>27</sup> This maximum drain current of the 1 $\mu$ m gate length SiC/Al<sub>4</sub>SiC<sub>4</sub> heterostructure transistor of 350 mA/mm is 30% lower and its Figure 7: Conduction and valence band profile (left) overlapped with electron density (right) across the middle of the 2 $\mu$ m gate length device in an off-state with zero bias applied (a), and in an on-state at $V_D$ =5 V and $V_G$ =1 V (b). best transconductance of 65.1 mS/mm is 59% lower than the equivalent gate length Al-GaN/GaN HEMTs. However, the maximum transconductance from the 1.0 $\mu$ m gate length AlGaN/GaN HEMTs with a 7.0 $\mu$ m source-to-drain distance grown on commercially viable Si substrates will be reduced to 120 mS/mm.<sup>29</sup> The much better transconductance of Al-GaN/GaN HEMTs is related to a larger electron saturation velocity which allows for a larger velocity overshoot in the scaled AlGaN/GaN HEMTs<sup>30</sup> but the carbide heterostructure technology offers a very good and competitive figures of merit (FoM) in a low frequency, a high power area of 1 kW.<sup>10</sup> On top of proportional lateral scaling of the device, we also performed an asymmetric scaling in order to distribute a large electric field occurring at the drain side of the scaled transistors when a very large drain voltage is applied. <sup>29,31,32</sup> The 1.0 $\mu$ m gate-to-drain spacer of the scaled 2.0 $\mu$ m and 1 $\mu$ m gate length heterostructure transistors is increased to 2.5 $\mu$ m in Table 3: Maximum transconductance of the scaled heterostructure transistors. | Drain Bias (V) | $5 \mu \mathrm{m}$ | $2 \mu \mathrm{m}$ | $1~\mu\mathrm{m}$ | |----------------|--------------------|--------------------|-------------------| | 2.5 | 1.25 mS/mm | 31.9 mS/mm | 59.3 mS/mm | | 30 | 1.69 mS/mm | 36.5 mS/mm | 65.1 mS/mm | Figure 8: Conduction and valence band profile (left) overlapped with electron density (right) across the middle of the 1 $\mu$ m gate length device in an off-state with zero bias applied (a), and in an on-state at $V_D$ =5 V and $V_G$ =1 V (b). order to re-distribute electric field between the gate and the drain along the longer distance. The rest of device sizes stayed the same as per Table 1. A breakdown voltage increased by 17.25 V, that is from 31.0 V to 48.25 V. We also look at increasing the breakdown voltage of the 1 $\mu$ m gate length heterostructure transistor by creating an asymmetric design of the device where the source-to-gate spacer is fixed to 0.5 $\mu$ m but the gate-to-drain spacer is increased to 1.0 $\mu$ m and to 2.5 $\mu$ m. The 1 $\mu$ m gate length asymmetric heterostructure with a 1.0 $\mu$ m gate-to-drain spacer exhibits an increase in the breakdown voltage of 4.75 V, that is from 18.0 V to 22.75 V. The 1 $\mu$ m gate length asymmetric heterostructure with a 2.5 $\mu$ m gate-to-drain spacer exhibits an increase in the breakdown voltage of 11.25 V, that is from 18.0 V to 29.25 V. Therefore, lateral scaling of the SiC/Al<sub>4</sub>SiC<sub>4</sub> heterostructure transistor can deliver increase in the device transconductance. However, a consequence of the lateral scaling, which induces an increase in the electric field in the device heterostructure because a decrease in the source-to-gate and the gate-to-drain distances, is also a decrease in the device breakdown voltage. This breakdown decrease can be mitigated by using the asymmetric device structure where the distance between the gate and the drain is increased in order to spread a distribution of the electric field induced Figure 9: Breakdown of 59.0 V for a heterostructure device with a 5 $\mu$ m gate length on a linear scale (left) on a log scale (right). by a large potential at the drain (at a large applied drain bias). However, this increase in the breakdown voltage is still small compared to a breakdown voltage of 350 V obtained in the 1.5 $\mu$ m gate length AlGaN/GaN HEMT grown on a highly resistive 4H-SiC substrate with a gate-source and gate-drain distances of 1.5 $\mu$ m and 5.0 $\mu$ m, respectively, and a 1.5 $\mu$ m field plate over the gate. <sup>32</sup> ## Conclusions A performance of heterostructure transistor made of SiC/Al<sub>4</sub>SiC<sub>4</sub> material system with a ternary carbide of Al<sub>4</sub>SiC<sub>4</sub> has been simulated in Silvaco Atlas using known experimental<sup>4</sup> and theoretical data. <sup>13</sup> The heterostructure transistor with a gate length of 5 $\mu$ m and two heterostructure transistors laterally scaled to gate lengths of 2 $\mu$ m and 1 $\mu$ m with a respective lateral scaling of the source-to-gate distance, the channel length, and the gate-to-drain distance have been simulated using a drift-diffusion transport model in commercial simula- Figure 10: Breakdown of 31.0 V for a heterostructure device with a 2 $\mu$ m gate length on a linear scale (left) on a log scale (right). tor Atlas by Silvaco. The variants of asymmetrically scaled heterostructure transistors with the increased gate-to-drain distance to achieve a larger breakdown voltage have been also studied. The threshold voltage reduces as the gate length is reduced from 71.0 mV to 28.3 mV, and to 28.3 mV for 5 $\mu$ m, 2 $\mu$ m, and 1 $\mu$ m gate length transistors, respectively, when a metal gate workfunction is assumed to be 3.9 eV. Therefore, the device remains off unless a gate bias is applied and all the scaled SiC/Al<sub>4</sub>SiC<sub>4</sub> heterostructure transistors provide a n-channel enhancement-mode, normally-off device operation. Sub-threshold slopes of 197.3 mV/dec, 97.6 mV/dec, and 96.1 mV/dec for gate lengths of 5 $\mu$ m, 2 $\mu$ m, and 1 $\mu$ m, respectively, are observed which are, in all cases, much larger than the ideal value of 60 mV/dec at 300 K. This sub-threshold slope is also higher than the 64 mV/dec average that is observed in AlGaN/GaN HEMTs.<sup>33</sup> The bias point at which the device breakdown occurs reduces from 59.0 V, to 31.0 V, and to 18.0 V as the gate length reduces from 5 $\mu$ m to 2 $\mu$ m and to 1 $\mu$ m, respectively. Figure 11: Breakdown of 18.0 V for a heterostructure device with a 1 $\mu$ m gate length on a linear scale (left) on a log scale (right). These breakdown voltages for SiC/Al<sub>4</sub>SiC<sub>4</sub> heterostructure transistors are lower than what is reported for AlGaN/GaN HEMTs at between 90 V<sup>34</sup> to 600 V.<sup>32</sup> The breakdown voltage can be increased to 48.25 V when we increase the gate-to-drain spacer to 2.5 $\mu$ m in the 2 $\mu$ m gate device, and to 22.75 V and to 29.25 V in the 1 $\mu$ m gate device when the gate-to-drain spacer is increased to 1.0 $\mu$ m and to 2.5 $\mu$ m. The drain current saturation point increases with the reduction of the gate length and increase of the drain voltage. At a large drain voltage of 40 V, a drain current saturation appears at 1.68 × 10<sup>-4</sup> mA/mm, 2.44 × 10<sup>-4</sup> mA/mm, and 3.50 × 10<sup>-4</sup> mA/mm for gate lengths of 5 $\mu$ m, 2 $\mu$ m, and 1 $\mu$ m, respectively. A larger drain current and transconductance of AlGaN/GaN HEMTs compared to the carbide SiC/Al<sub>4</sub>SiC<sub>4</sub> heterostructure transistors originate from a higher electron saturation velocity in scaled AlGaN/GaN HEMTs<sup>30</sup> but the carbide heterostructure technology offers a competitive FoM in a low frequency, a high power area of 1 kW<sup>10</sup> while not suffering from reliability issues.<sup>35</sup> ## References - (1) Liao, T.; Wang, J. Y.; Zhou, Y. C. Atomistic deformation modes and intrinsic brittleness of Al<sub>4</sub>SiC<sub>4</sub>: A first-principles investigation. *Physical Review B* **2006**, *74*, 174112. - (2) Li, Y. F.; Xiao, B.; Sun, L.; Gao, Y. M.; Cheng, Y. H. Phonon optics, thermal expansion tensor, thermodynamic and chemical bonding properties of Al<sub>4</sub>SiC<sub>4</sub> and Al<sub>4</sub>Si<sub>2</sub>C<sub>5</sub>: a first-principles study. *RSC Advances* **2016**, *6*, 43191–43204. - (3) Hussain, A.; Aryal, S.; Rulis, P.; Choudhry, M. A.; Ching, W. Y. Density functional calculations of the electronic structure and optical properties of the ternary carbides Al<sub>4</sub>SiC<sub>4</sub> and Al<sub>4</sub>Si<sub>2</sub>C<sub>5</sub>. *Physical Review B* **2008**, 78, 195102. - (4) Forster, S.; Caas, J.; Lloret, F.; Gutirrez, M.; Araujo, D.; Kalna, K.; Chaussende, D. Experimental Extraction of the Bandgap for Al<sub>4</sub>SiC<sub>4</sub>. Proceedings of UK Semiconductor. 2018. - (5) Inoue, K.; Yamaguchi, A. Synthesis of Al<sub>4</sub>SiC<sub>4</sub>. Journal of the American Ceramic Society **2003**, 86, 1028–1030. - (6) Inoue, K.; Yamaguchi, A.; Hashimoto, S. Fabrication and oxidation resistance of A(14)SiC(4) body. *Journal of the Ceramic Society of Japan* **2002**, *110*, 1010–1015. - (7) Ching, W. Y.; Rulis, P. Electronic Structure Methods for Complex Materials: The Orthogonalized Linear Combination of Atomic Orbitals; OUP Oxford, 2012. - (8) Yoshioka, H.; Hirata, K. Characterization of SiO2/SiC interface states and channel mobility from MOSFET characteristics including variable-range hopping at cryogenic temperature. AIP Advances 2018, 8, 045217. - (9) Zhu, S.; Jia, H.; Li, T.; Tong, Y.; Liang, Y.; Wang, X.; Zeng, T.; Yang, Y. Novel High-Energy-Efficiency AlGaN/GaN HEMT with High Gate and Multi-Recessed Buffer. *Mi*cromachines 2019, 10, 444. - (10) Mastro, M. A.; Kuramata, A.; Calkins, J.; Kim, J.; Ren, F.; Pearton, S. J. Perspective-Opportunities and Future Directions for Ga<sub>2</sub>O<sub>3</sub>. *ECS Journal of Solid State Science and Technology* **2017**, *6*, P356–P359. - (11) Nakamura, S.; Krames, M. R. History of gallium–nitride-based light-emitting diodes for illumination. *Proceedings of the IEEE* **2013**, *101*, 2211–2220. - (12) Lees, J. E.; Barnett, A. M.; Bassford, D. J.; Stevens, R. C.; Horsfall, A. B. SiC X-ray detectors for harsh environments. *Journal of Instrumentation* **2011**, *6*, C01032. - (13) Forster, S.; Chaussende, D.; Kalna, K. Monte Carlo Simulations of Electron Transport Characteristics of Ternary Carbide Al<sub>4</sub>SiC<sub>4</sub>. ACS Applied Energy Materials **2019**, 2, 715–720. - (14) Li, Y. F.; Xiao, B.; Sun, L.; Gao, Y. M.; Cheng, Y. H. A theoretical study of dielectric tensor, Born effective charges, LO-TO splitting and infrared response of Al<sub>4</sub>SiC<sub>4</sub> and Al<sub>4</sub>Si<sub>2</sub>C<sub>5</sub>. Journal of Alloys and Compounds **2017**, 692, 713–719. - (15) Harris, G. L. Properties of Silicon Carbide; IET Publ. London, 1995. - (16) Palankovski, V.; Quay, R. Analysis and simulation of heterostructure devices; Springer Science, N.Y., U.S.A., 2004. - (17) ATLAS User's Manual, SILVACO Int.; 2008. - (18) Arvanitopoulos, A.; Lophitis, N.; Perkins, S.; Gyftakis, K.; Guadas, M. B.; Antoniou, M. Physical parameterisation of 3C-Silicon Carbide (SiC) with scope to evaluate the suitability of the material for power diodes as an alternative to 4H-SiC. 2017 IEEE 11th SDEMPED. 2017; pp 565–571. - (19) Alqaysi, M. H.; Martinez, A.; Ahmeda, K.; Ubochi, B.; Kalna, K. Impact of interface traps/defects and self-heating on the degradation of performance of a 4H-SiC VDMOS-FET. *IET Power Electronics* **2019**, *12*, 2731–2740. - (20) Hölzl, J.; Schulte, F. K.; Work Function of Metals, In *Solid Surface Physics*; Wagner, H., Ed.; Tracts in Modern Physics, vol. 85; Springer, Berlin, Heidelberg, 1979. - (21) Michaelson, H. B. Work Functions of the Elements. *Journal of Applied Physics* **1950**, 21, 536–540. - (22) Abi-Tannous, T.; Soueidan, M.; Ferro, G.; Lazar, M.; Raynaud, C.; Toury, B.; Beaufort, M.; Barbot, J.; Dezellus, O.; Planson, D. A Study on the Temperature of Ohmic Contact to p-Type SiC Based on Ti3SiC2 Phase. *IEEE Transactions on Electron Devices* **2016**, *63*, 2462–2468. - (23) Yuan, T. An analytical solution to a double-gate MOSFET with undoped body. *IEEE Electron Device Letters* **2000**, *21*, 245–247. - (24) Boucart, K.; Ionescu, A. M. Double-Gate Tunnel FET With High-κGate Dielectric. IEEE Transactions on Electron Devices 2007, 54, 1725–1733. - (25) Nakkala, P. Pulsed IV and RF characterization and modeling of AIGaN HEMTs and Graphene FETs. Ph.D. thesis, 2015. - (26) Ohring, M.; Kasprzak, L. Reliability and Failure of Electronic Materials and Devices; Elsevier Science, 2014. - (27) Keller, S.; Yi-Feng Wu,; Parish, G.; Naiqian Ziang,; Xu, J. J.; Keller, B. P.; Den-Baars, S. P.; Mishra, U. K. Gallium nitride based high power heterojunction field effect transistors: process development and present status at UCSB. *IEEE Transactions on Electron Devices* 2001, 48, 552–559. - (28) Wu, Y.; Keller, B. P.; Keller, S.; Kapolnek, D.; Kozodoy, P.; Denbaars, S. P.; Mishra, U. K. Very high breakdown voltage and large transconductance realized on GaN heterojunction field effect transistors. Applied Physics Letters 1996, 69, 1438– 1440. - (29) Chang, E. Y. GaN HEMT on Si for high power applications. 2011 IEEE Regional Symposium on Micro and Nano Electronics. 2011; pp A2–A2. - (30) Maloney, T. J.; Frey, J. Transient and SteadyState Electron Transport Properties of GaAs and InP. *Journal of Applied Physics* **1977**, 48, 781–787. - (31) Zhang, N. Q.; Keller, S.; Parish, G.; Heikman, S.; DenBaars, S. P.; Mishra, U. K. High breakdown GaN HEMT with overlapping gate structure. *IEEE Electron Device Letters* **2000**, *21*, 421–423. - (32) Saito, W.; Takada, Y.; Kuraguchi, M.; Tsuda, K.; Omura, I.; Ogura, T.; Ohashi, H. High breakdown voltage AlGaN-GaN power-HEMT design and high current density switching behavior. *IEEE Transactions on Electron Devices* **2003**, *50*, 2528–2531. - (33) Liu, X.; Gu, H.; Li, K.; Guo, L.; Zhu, D.; Lu, Y.; Wang, J.; Kuo, H. C.; Liu, Z.; Liu, W. AlGaN/GaN high electron mobility transistors with a low sub-threshold swing on free-standing GaN wafer. *AIP Advances* **2017**, *7*, 095305. - (34) Shen, L.; Coffie, R.; Buttari, D.; Heikman, S.; Chakraborty, A.; Chini, A.; Keller, S.; DenBaars, S. P.; Mishra, U. K. High-power polarization-engineered GaN/AlGaN/GaN HEMTs without surface passivation. *IEEE Electron Device Letters* **2004**, *25*, 7–9. - (35) del Alamo, J. A.; Lee, E. S. Stability and Reliability of Lateral GaN Power Field-Effect Transistors. *IEEE Transactions on Electron Devices* **2019**, *66*, 4578–4590.